Alif Semiconductor /AE302F80F55D5AE_CM55_HP_View /LPUART /UART_SRTS

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as UART_SRTS

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (Val_0x0)SRTS

SRTS=Val_0x0

Description

Shadow Request to Send Register

Fields

SRTS

This is a shadow bit for the UART_MCR[RTS] bit, used to remove the burden of having to perform a read / modify write on the UART_MCR. This is used to directly control the UART_RTS. The UART_RTS is used to inform the modem or data set that the UART is ready to exchange data. When UART_MCR[AFCE] bit is set to 0, the UART_RTS is set low by programming UART_MCR[RTS] to a high. When UART_MCR[AFCE] bit is set to 1 and UART_FCR[FIFOE] set to 1, the UART_RTS signal is controlled in the same way, but is also gated with the Rx FIFO threshold trigger (UART_RTS signal is in active high when above the threshold) only when RTC flow-control trigger is disabled; otherwise it is gated by the Rx FIFO almost-full trigger, where almost full refers to two available slots in the FIFO (UART_RTS signal is in active high when above the threshold). Note: In Loopback mode (UART_MCR[LOOPBACK] bit set to 1), the UART_RTS signal is held in active high while the value of this bit is internally looped back to an input.

0 (Val_0x0): Shadow UART_RTS logic 1

1 (Val_0x1): Shadow UART_RTS logic 0

Links

() ()